



# 32-bit Microcontrollers HC 32 F 460 Series Analog to Digital Converter ADC

# **Applicable objects**

| Series   | Product Model |
|----------|---------------|
| HC32F460 | HC32F460JEUA  |
|          | HC32F460JETA  |
|          | HC32F460KEUA  |
|          | HC32F460KETA  |
|          | HC32F460PETB  |



# **Table of Contents** Table of Contents

| 1 | Abs  | tract                                              | 4  |
|---|------|----------------------------------------------------|----|
| 2 | ADC  | Introduction                                       | 4  |
|   | 2.1  | Function Introduction                              | 4  |
|   | 2.2  | Main Features                                      | 5  |
|   | 2.3  | Pin Configuration                                  | 6  |
| 3 | ADC  | Applications                                       | 7  |
|   | 3.1  | Analog Input Pins and Channels                     | 7  |
|   | 3.2  | Sampling time and conversion time of analog inputs | 8  |
|   | 3.3  | Mode and Function                                  | 9  |
|   | 3.4  | Sequence A Single Scan Mode                        | 10 |
|   |      | 3.4.1 Description                                  | 10 |
|   |      | 3.4.2 Applications                                 | 10 |
|   | 3.5  | Sequence A Continuous Scan Mode                    | 11 |
|   |      | 3.5.1 Description                                  | 11 |
|   |      | 3.5.2 Applications                                 | 11 |
|   | 3.6  | Dual sequence scanning mode                        | 12 |
|   |      | 3.6.1 Description                                  | 12 |
|   |      | 3.6.2 Applications                                 | 14 |
|   | 3.7  | Convert data averaging function                    | 14 |
|   |      | 3.7.1 Description                                  | 14 |
|   |      | 3.7.2 Applications                                 | 14 |
|   | 3.8  | Analog Watchdog                                    | 15 |
|   |      | 3.8.1 Description                                  | 15 |
|   |      | 3.8.2 Applications                                 | 15 |
|   | 3.9  | Internal analog channels                           | 16 |
|   |      | 3.9.1 Description                                  | 16 |
|   |      | 3.9.2 Applications                                 | 16 |
|   | 3.10 | Programmable Gain Amplifier PGA                    | 17 |
|   |      | 3.10.1 Description                                 | 17 |
|   |      | 3.10.2 Applications                                | 17 |
|   | 3.11 | Synergy Model                                      | 18 |



|   | 3.11.1 Single parallel trigger mode     | 19 |
|---|-----------------------------------------|----|
|   | 3.11.2 Single delayed trigger mode      | 20 |
|   | 3.11.3 Cyclic parallel trigger mode     | 22 |
|   | 3.11.4 Cyclic delayed trigger mode      | 23 |
| 4 | Routine explanation                     | 25 |
|   | 4.1 Basic Process                       | 25 |
|   | 4.2 Application source code description | 26 |
|   | 4.2.1 Application basic structure       | 26 |
|   | 4.2.2 Important source code explanation | 27 |
|   | 4.2.3 Program execution phenomenon      | 30 |
| 5 | Summary                                 | 31 |
| 6 | Version Information & Contact           |    |



# 1 Abstract

This application note introduces the features and usage of the analog-to-digital converter (hereinafter referred to as ADC) of HC32F460 series MCUs, including scan mode, conversion data averaging function, analog watchdog, programmable gain amplifier, and cooperative mode.

# 2 ADC Introduction

#### 2.1 Function Introduction

The HC32F460 series MCUs integrate two ADC modules, ADC1 and ADC2, internally (the system block diagram is shown in Figure 2-1), which are mounted on the AHB-APB (APB3) bus and can be configured with 12-bit, 10-bit, and 8-bit resolutions to support up to 16 external analog input channels and one detection channel with internal reference voltage/8bitDAC output. These analog input channels can be arbitrarily combined into a sequence (Sequence A or Sequence B), and a sequence can perform a single scan (consisting of two actions: sampling and conversion), or a continuous scan. The ADC module also features an analog



Figure 2-1 ADC system block diagram

Applicati Page 4 of 45



#### 2.2 Main Features

The ADCs of the HC32F460 family of MCUs have the following key features:

- 1) High Performance
  - Configurable for 12-, 10-, and 8-bit resolution
  - The frequency ratio between the peripheral clock (digital clock) PCLK4 and the A/D converter clock ADCLK can be selected as follows:
  - PCLK4: ADCLK = 1:1, 2:1, 4:1, 8:1, 1:2, 1:4
  - ADCLK can be selected as a PLL clock asynchronous to the system clock HCLK, where PCLK4 : ADCLK = 1:1
  - Sampling rate: 2.5MSPS (PCLK4 = ADCLK = 60MHz, 12-bit resolution, sampling 11 cycles)
  - Sampling time can be set independently for each channel
  - Independent data register for each channel
  - Data register configurable data alignment
  - · Continuous multiple conversion averaging function
  - Analog watchdog to monitor conversion results
  - ADC module can be set to stop when not in use
- 2) Analog input channels
  - Up to 16 external analog input sampling channels
  - 1 internal reference voltage / 8bit DAC output detection channel
  - Up to 16 external analog input pins, which can be freely mapped to sample channels
- 3) Conversion start conditions
  - Software starts to convert (only sequence A is supported)
  - Peripheral event triggered start conversion (supports Sequence A and Sequence B)
  - External pin triggered start conversion (supports Sequence A and Sequence B)
- 4) Conversion Mode
  - Sequence A Single Scan
  - Sequence A Continuous Scan
  - · Dual sequence scanning
  - Synergy Model

Applicati Page 5 of 45



5) Interrupt and event signal output

Applicati Page 6 of 45



- Sequence A End of Scan Interrupt and Event ADC\_EOCA
- Sequence A End of Scan Interrupt and Event ADC\_EOCB
- Analog watchdog channel comparison interrupt and event ADC\_CHCMP, sequence comparison interrupt and event ADC\_SEQCMP
- Each of the above 4 event outputs can initiate DMA

# 2.3 Pin Configuration

ADC1 of HC32F460 series MCU has 17 sampling channels and supports up to 16 external analog input pins, channels 0~15 can be freely mapped with external analog input pins, and channel 16 is used for internal reference voltage/8bitDAC output detection. ADC2 has 9 sampling channels and supports up to 8 external analog input pins, channels 0~7 can be freely mapped with external analog input pins, and channel 8 is used for internal reference voltage/8bitDAC output detection.

Applicati Page 7 of 45



# 3 ADC Applications

# 3.1 Analog Input Pins and Channels

The configuration of ADC module analog input pins, etc. of HC32F460 series MCU is shown in Table 3-1.

| Proj<br>ects      |      | Unit 1 (ADC 1)                                             | Unit 2 (ADC 2)                     |  |  |  |
|-------------------|------|------------------------------------------------------------|------------------------------------|--|--|--|
|                   |      | VCCA                                                       |                                    |  |  |  |
| Power supply      |      | VSSA/VREFL                                                 |                                    |  |  |  |
| Base voltage      |      | VREFH                                                      | VREFH                              |  |  |  |
|                   | CH0  | ADC1_IN0                                                   | ADC12_IN4                          |  |  |  |
|                   | CH1  | ADC1_IN1                                                   | ADC12_IN5                          |  |  |  |
|                   | CH2  | ADC1_IN2                                                   | ADC12_IN6                          |  |  |  |
|                   | СНЗ  | ADC1_IN3                                                   | ADC12_IN7                          |  |  |  |
|                   | CH4  | ADC12_IN4                                                  | ADC12_IN8                          |  |  |  |
|                   | CH5  | ADC12_IN5                                                  | ADC12_IN9                          |  |  |  |
|                   | CH6  | ADC12_IN6                                                  | ADC12_IN10                         |  |  |  |
|                   | CH7  | ADC12_IN7                                                  | ADC12_IN11                         |  |  |  |
|                   | CH8  | ADC12_IN8                                                  | Internal analog channel (reference |  |  |  |
| Analog<br>Channel |      |                                                            | voltage/8bitDAC output)            |  |  |  |
| Charmer           | CH9  | ADC12_IN9                                                  | -                                  |  |  |  |
|                   | CH10 | ADC12_IN10                                                 | -                                  |  |  |  |
|                   | CH11 | ADC12_IN11                                                 | -                                  |  |  |  |
|                   | CH12 | ADC1_IN12                                                  | -                                  |  |  |  |
|                   | CH13 | ADC1_IN13                                                  | -                                  |  |  |  |
|                   | CH14 | ADC1_IN14                                                  | -                                  |  |  |  |
|                   | CH15 | ADC1_IN15                                                  | -                                  |  |  |  |
|                   | CH16 | Internal analog channel (reference voltage/8bitDAC output) | -                                  |  |  |  |
| PGA               |      | ADC1_IN0~3, ADC12_IN4~7.                                   | -                                  |  |  |  |
|                   |      | Any 1 channel of 8bitDAC_1 output                          |                                    |  |  |  |

Applicati Page 8 of 45



| Proj           |                  | Unit 1 (ADC 1) | Unit 2 (ADC 2) |  |
|----------------|------------------|----------------|----------------|--|
| ects           |                  |                |                |  |
| Hardware       | External<br>Pins | ADTRG1         | ADTRG2         |  |
| trigger source | Around the film  | IN_TRG10       | IN_TRG20       |  |
|                |                  | IN_TRG11       | IN_TRG21       |  |

Table 3-1 ADC Pins and Channels

By default, CH0 (channel 0) of ADC1 corresponds to analog input pin ADC1\_IN0, CH1 corresponds to ADC1\_IN1 ......, and CH16 is the internal analog channel, which can only be used to detect internal reference voltage, 8bitDAC1 or 8bitDAC2. i.e., by default, the bit0 of channel selection register ADC1\_CHSELRA0 of ADC1 sequence A (or channel selection register ADC1\_CHSELRB0 of sequence B) is set to 1. The bit0 of ADC1\_CHSELRA0 of channel selection register ADC1\_CHSELRA0 of sequence A (or ADC1\_CHSELRB0 of sequence B) is set to 1, that is, the analog input pin ADC1\_IN0 is selected, and the bit1 is set to 1, that is, the analog input pin ADC1\_IN1 is selected; the channel selection register ADC1\_CHSELRA1 of sequence A (or ADC1\_CHSELRB0 of sequence B) is set to 1, that is, the analog input pin ADC1\_IN1 is selected. CHSELRB1 of sequence A (or ADC1\_CHSELRB1 of sequence B), bit0 is set to 1, which means the internal analog input is selected for detecting the internal reference voltage, 8bitDAC1 or 8bitDAC2.

However, the ADC modules of the HC32F460 series feature free mapping of analog input pins to channels (except for the channels used to detect internal analog inputs) to meet different application requirements of users. For example, pin ADC12\_IN10 can be mapped to one channel of ADC1 (e.g. CH0, not to CH16), or to multiple channels at the same time (e.g. CH0, CH2 and CH3).

The default correspondence between ADC2 channels and pins and channel remapping is similar to that of ADC1.

For channel remapping, the firmware routine adc\_11\_channel\_remap gives its specific usage.

# 3.2 Sampling time and conversion time of analog inputs

For more details about ADC time, please refer to the section "Analog Input Sampling Time and Conversion Time" in the user's manual, register ADC\_SSTR and ADC electrical characteristics section, and set the sampling time strictly according to the manual. Especially Applicati

Page 9 of 45



when sampling multiple channels, if the sampling time of a channel is set too small, it may cause coupling between adjacent channels (e.g. CH0, CH5, CH7 are configured in sequence A, then CH0 and CH5, CH5 and CH7 are adjacent channels) through the sampling capacitor, and the conversion result will be inaccurate.

Applicati Page 10 of



#### 3.3 Modes and functions

The channels of the ADC can be configured as Sequence A or Sequence B. Sequence A and Sequence B can be individually set with different trigger sources. There are four scanning modes for both sequences:

- Sequence A single scan;
- · Sequence A continuous scan;
- Single scan for Sequence A and single scan for Sequence B;
- Sequence A is scanned continuously and Sequence B is scanned singly.

The average function can be set for each channel, which can calculate the average value of conversion after scanning the set number of times continuously and save the average value into the data register; the analog watchdog AWD compares the conversion result after the channel conversion, and can generate the channel comparison interrupt and event ADC\_CHCMP, and generate the sequence comparison interrupt and event ADC\_SEQCMP according to the comparison result of each channel after the whole sequence scan; the programmable gain amplifier PGA can amplify the analog input signal before conversion; ADC1 and ADC2 can be converted simultaneously or consecutively in co-working mode; the analog input pins can be free-imaged with ADC channels. SEQCMP; programmable gain amplifier PGA to amplify analog input signals before conversion; ADC1 and ADC2 can be converted simultaneously or alternately in succession in co-working mode; analog input pins can be freely mapped with ADC channels

The shot, combined with the synergy mode, enables high frequency scanning of the specified analog input.

Applicati Page 11 of



# 3.4 Sequence A Single Scan Mode

## 3.4.1 Description

In this mode, the ADC performs a single scan of a single or multiple channels and stops when the conversion is complete, as illustrated in Figure 3-1.



Figure 3-1 ADC Single Scan Mode

## 3.4.2 Applications

This mode can be set for single or multiple channels. When multiple channels are set, multiple channels can be scanned sequentially, and these channels can be set with different sampling times, so that the user does not have to stop the ADC in the middle of the scan, i.e., the next channel can be rescanned with a different sampling time, avoiding additional CPU load and heavy software development.

This mode is the simplest ADC mode with flexible application. For example, before the system starts, this mode can be used to detect some status information of the system, such as voltage, pressure, temperature, etc., to determine whether the system can start normally; in the system operation, this mode can be used to detect the system status on demand to obtain the real-time status of the system.

The application routine adc\_01\_sa\_base gives the specific usage of this mode.

Applicati Page 12 of



# 3.5 Sequence A Continuous Scan Mode

## 3.5.1 Description

Continuous scan mode allows continuous scanning of a single channel or multiple channels, as shown in Figure 3-2. Continuous scan mode allows the ADC to work in the background. Therefore, the ADC can continuously (cyclically) scan channels without any CPU intervention. In addition, DMA can be used in continuous scan mode, thus reducing the CPU load.



Figure 3-2 ADC Continuous Scan Mode

# 3.5.2 Applications

This mode, when set up as a single channel, can be used for applications such as monitoring battery voltage, measuring and adjusting oven temperatures. When used to adjust the oven temperature, the system will read the temperature and compare it to the user set temperature. When the oven temperature reaches the desired temperature, power is turned off to the heating resistor.

When multiple channels are set up, it is similar to multi-channel single scan mode, except that instead of stopping scanning after the last channel of the sequence is completed, scanning starts again from the first channel and continues in an infinite loop. The multi-channel continuous scan mode can be used to monitor multiple voltages and temperatures in a multi-battery charger. The system reads the voltage and temperature of each battery during the charging process. When the voltage or temperature reaches a maximum value, the corresponding battery is disconnected from the charger.

The application routine adc\_01\_sa\_base has the settings for this mode and a simple application method.

Applicati Page 13 of



# 3.6 Dual sequence scanning mode

# 3.6.1 Description

The two modes of "Sequence A Single Scan, Sequence B Single Scan" and "Sequence A Continuous Scan, Sequence B Single Scan" are combined here to introduce the Dual Sequence Scan mode. The Dual Sequence Scan mode only adds the Sequence B scan to the first two modes. In Dual Sequence Scan mode, Sequence B must be triggered by external pins or internal events, and software start is not valid for Sequence B. Sequence A can be scanned by software start, or by external pins or internal events. Sequence B has a higher priority than Sequence A. Its competition with Sequence A is shown in Table 3-2.

| A/D conversion                                              | Trigger signal        | Processing                                                                                                                                                                                              |                                                                                                                                                                                      |  |  |
|-------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0011/0151011                                                | generation            | ADC_CR1.RSCHSEL=0                                                                                                                                                                                       | ADC_CR1.RSCHSEL=1                                                                                                                                                                    |  |  |
| Sequence<br>A                                               | Sequence A trigger    | Invalid trigger signal                                                                                                                                                                                  |                                                                                                                                                                                      |  |  |
| conversion                                                  | Sequence B<br>trigger | 1) The conversion of sequence A is interrupted and starts sequence B  Conversion  2) After the conversion of sequence B is completed, sequence A  continues the conversion from the interrupted channel | 1) The conversion of sequence A is interrupted and starts sequence B Conversion 2) After the conversion of sequence B is completed, sequence A is reconverted from the first channel |  |  |
| Sequence B conversion                                       | Sequence A trigger    | After the conversion of all channels of sequence B is completed, start the conversion of sequence A                                                                                                     |                                                                                                                                                                                      |  |  |
| process                                                     | Sequence B<br>trigger | Invalid trigger signal                                                                                                                                                                                  |                                                                                                                                                                                      |  |  |
| AD is idle, sequence A and B are triggered at the same time |                       | Sequence B is started first, and after all channels are converted, sequence A conversion is started                                                                                                     |                                                                                                                                                                                      |  |  |

Table 3-2 Competition between Sequence A and Sequence B

When ADC\_CR1.RSCHSEL is configured to 0, when sequence A is interrupted, the scan continues from the interrupted channel when it resumes, as shown in Figure 3-3.

Applicati Page 14 of





Figure 3-3 Sequence A resumes scanning from the interrupted channel

配置 ADC\_CR1.RSCHSEL 为 1 时,当序列 A 被中断后,恢复时,从序列第一个通道重新开始扫描,如图 3-4。

| STR        | Т         |                 | L               |                                                 |                                          |        |
|------------|-----------|-----------------|-----------------|-------------------------------------------------|------------------------------------------|--------|
| Sequence A | trigger   |                 |                 |                                                 |                                          |        |
| Sequence B | trigger   |                 |                 |                                                 |                                          |        |
| Sequence   | Switching | CH0<br>Sampling | CH1<br>Sampl *1 | *1: Interrupted by sequence B, sequence A turns | CH0 CH1 CH2 Sampling Conversion Sampling | Switch |
| Sequence   |           |                 |                 | CH3 CH4 Sampling Conversion                     | *2 Conversion results before the         |        |
| ADC_DR0    |           |                 | CH0 conve       | ersion                                          | interruption of sequence A are           |        |
| ADC_DR1    |           |                 |                 |                                                 | CHO conversion result                    |        |
| ADC_DR2    |           |                 |                 |                                                 |                                          | CH2    |
| ADC_EOCA   |           |                 |                 |                                                 |                                          | Π      |
|            |           |                 |                 |                                                 |                                          |        |
| ADC_DR3    |           |                 |                 | CH3                                             |                                          |        |
| ADC_DR4    |           |                 |                 |                                                 | CH4                                      |        |
| ADC_EOCB   |           |                 |                 |                                                 | П                                        |        |

Figure 3-4 Sequence A resumes scanning from the first channel of this sequence

Caution:

Applicati Page 15 of



- The same channel cannot be selected for Sequence A and Sequence B. The same trigger source cannot be selected.

# 3.6.2 Applications

Channels requiring real-time response (higher priority) scanning can be added to the application in the first two modes by configuring them as sequences

B. The routine adc\_04\_sa\_sb\_event\_trigger implements the basic usage of double sequence scanning.

# 3.7 Convert data averaging function

## 3.7.1 Description

The conversion data averaging function can be set to average the conversion results after 2, 4, 8, 16, 32, 64, 128 or 256 consecutive scans, and then save them to the data register. This function removes a certain amount of noise component, making the results more accurate. The advantage of this function is that it can improve the accuracy of the ADC without any hardware changes, but the disadvantage is that it reduces the conversion speed and frequency (equivalent to reducing the effective sampling rate).

# 3.7.2 Applications

For different applications, a different number of consecutive scans can be set, which depends on the required accuracy, minimum conversion speed, etc. Application notes do not provide a separate routine for this function, there is a way to configure this function in the routine adc\_01\_sa\_base.

Applicati Page 16 of



# 3.8 Analog Watchdog

## 3.8.1 Description

The analog watchdog of HC32F460 series MCU can be configured as upper/lower limit comparison or interval comparison, as shown in Figure 3-5.



Figure 3-5 Analog Watchdog Comparison Conditions

The user can pre-set the comparison conditions and the corresponding upper and lower limits or intervals. At the end of the channel conversion, an analog watchdog evaluates the conversion results

If the comparison condition is met, the channel comparison interrupt and event ADC\_CHCMP will be generated; at the end of the whole sequence scan, the sequence comparison interrupt and event ADC\_SEQCMP will be generated according to the comparison result of each channel; each channel that enables the analog watchdog will generate an interrupt and event ADC\_CHCMP as long as its conversion result meets the comparison condition; each sequence

After the condition is met, only one interrupt and event ADC\_SEQCMP are generated for a sequence. i.e., an ADC module can generate multiple interrupts and events ADC\_SEQCMP at the end of a scan, up to two (since there are only two sequences at most) interrupts and events ADC\_SEQCMP. ) interrupts and events ADC\_SEQCMP.

#### Caution:

- Using both ADC\_CHCMP interrupt and ADC\_SEQCMP interrupt is not recommended.

#### 3.8.2 Applications

In some control systems, the range of signals such as voltage, pressure, and temperature

Applicati Page 17 of



needs to be strictly monitored. Using an analog watchdog can quickly detect abnormal conditions of these signals and make corresponding countermeasures to ensure equipment safety. The routine adc\_08\_sa\_sb\_awd\_base gives the configuration and basic application method of the analog watchdog; however, usually, the interrupt usage of the analog watchdog is more efficient and commonly used. The routine adc\_09\_sa\_sb\_awd\_interrupt gives the interrupt configuration and usage of the analog watchdog.

Applicati Page 18 of



# 3.9 Internal analog channels

#### 3.9.1 Description

Both ADC1 and ADC2 have a channel for detecting internal analog inputs, channel 16 and channel 8, respectively, to detect three selectable internal analog input quantities, internal



Figure 3-6 Internal Analog Channel Selection

Cautio

n:

Only one of the internal sense channels of ADC1 and ADC2 can be selected to sense
one of the three internal analog inputs, and the internal sense channels of ADC1 and
ADC2 cannot be used simultaneously.

#### 3.9.2 Applications

In some systems, the reference voltage of the ADC may be unstable for some reasons, so that the actual voltage value of the analog input cannot be known. In this case, the internal detection channel of ADC1 or ADC2 can be used to detect the internal reference voltage (constant 1.1V when the system voltage is normal) to invert the current reference voltage of the ADC, so as to know the current actual voltage value of the analog input. The specific implementation is as follows:

- 1. The ADC value of the internal reference voltage measured at a known reference voltage VREF1 is VAL1;
- With the operation of the system, the reference voltage may drop as the voltage of the supply source (such as the battery) decreases, at which time the ADC value of the internal reference voltage is measured as VAL2, and the reference voltage is set to VREF2 at this time;

Applicati Page 19 of



3. Since the internal reference voltage is

constant, we have: VAL1 × VREF1 =

VAL2 × VREF2; VREF2 = (VAL1 ×

VREF1) / VAL2.

From this, the current reference voltage is known as VREF2, and it is easy to get the actual voltage of the analog input. The example adc\_10\_internal\_channel shows the various configurations and simple usage of the internal channel.

Applicati Page 20 of



# 3.10 Programmable Gain Amplifier PGA

#### 3.10.1 Description

HC32F460 系列 MCU 集成了可编程增益放大器 PGA,能对模拟信号进行放大处理,可节省 MCU 外接运算放大器的硬件成本。PGA 电路先将模拟信号进行放大,然后再将放大后的模拟信号输出至 ADC 模块进行采样转换,其工作示意图如图 3-7。



Figure 3-7 PGA working diagram

#### Caution:

- Only ADC1 supports PGAs;
- The PGA channel corresponds directly to the analog input pins, and the channel whose corresponding pins are mapped must be mapped by ADC1 Sequence A or Sequence
   The channel selection register of B is selected in order to amplify this analog input.

#### 3.10.2 Applications

The user can select the appropriate amplification for the analog input according to the actual application scenario. The analog input voltage and amplification must meet the following conditions:

Where VCCA is the analog supply voltage, Gain is the amplification, VI is the analog input voltage, please refer to the user manual for details

PGA related section. For PGA configuration and usage, please refer to the example adc\_12\_adc1\_pga.

Applicati Page 21 of



# 3.11 Synergy Model

The HC32F460 series MCUs have two ADC modules that can be used in ADC co-working mode. In co-working mode, the conversion start can only be triggered by ADC1's trigger source and software start is not valid.

The synergy mode can be configured in the following four synergy modes:

- Single parallel trigger mode
- Single delayed trigger mode
- · Cyclic parallel trigger mode
- · Cyclic Delayed

#### Trigger Mode Notes:

- (a) The cooperative mode can only be configured by ADC1;
- ADCs set to work in co-operative mode should have the same configuration (scan mode, resolution, data alignment, etc.) as far as possible; the specific channels need not be the same, but the number of channels and corresponding sampling times should be the same;
- When using single trigger, set the ADC in co-working mode to sequence A single scan or cyclic scan; when using cyclic trigger mode, set it to sequence A single scan;
- Prohibit multiple ADC modules from sampling an analog input simultaneously;
- Please strictly follow the instructions in the Synergy Mode related section of the user manual to set the sampling time (ADC\_SSTR register) and SYNCDLY of the Synergy Mode Control Register ADC\_SYNCCR.
- Please disable sequence B to avoid disrupting the synchronization.

The routine adc\_13\_adc1\_adc2\_sync defines these four modes and implements the basic configuration and application of these four modes.

Applicati Page 22 of



```
/*
 * SYNC_SINGLE_SERIAL.
 * ADC1 and ADC2 only work once after being triggered.
 * Mode AdcMode_SAOnce and AdcMode_SAContinuous are valid.
 * ADC2 start after ADC1 N PCLK4 cycles.
 */
#define SYNC_SINGLE_SERIAL (0u)

/*
 * SYNC_SINGLE_PARALLEL.
 * ADC1 and ADC2 only work once after being triggered.
 * Mode AdcMode_SAOnce and AdcMode_S AContinuous are valid.
 * ADC1 and ADC2 start at the same time.
 * ADC1 and ADC2 CAN NOT select the same A DC pin.
 */
#define SYNC_SINGLE_PARALLEL (2u)

/*
```

Applicati Page 23 of



```
* SYNC_CONTINUOUS_SERIAL.

* ADC1 and ADC2 are always working after being triggered.

* Mode AdcMode_SAOnce is valid.

* ADC2 start after ADC1 N PCLK4 cycle s.

* ADC1 and ADC2 CAN NOT select the sam e ADC pin.

*/
#define SYNC_CONTINUOUS_SERIAL (4u)

/*

* SYNC_CONTINUOUS_PARALLEL.

* ADC1 and ADC2 are always working after being triggered.

* Mode AdcMode_SAOnce is valid.

* ADC1 and ADC2 start at the same time.

*/
#define SYNC_CONTINUOUS_PARALL EL (6u)
```

Program List 3-1 Synergy Mode Definition

Simply modify the macro definition SYNC\_MODE in Program Listing 3-1 to specify the specific synergy mode, e.g. set the synergy mode to cyclic delay trigger mode, see Program Listing 3-2:

```
/* Select sync mode depending on your application. */
#define SYNC MODE SYNC CONTINUOUS SERIAL
```

Program Listing 3-2 Configuring Synergy Mode as Cyclic Delayed Trigger

#### 3.11.1 Single parallel trigger mode

#### 3.11.1.1 Description

In this mode, the trigger condition of ADC1 sequence A triggers all ADC modules in co-working mode at the same time, as shown in Figure

3-8. The ADC1 Sequence A trigger condition only triggers ADC modules in co-working mode once, and whether these ADC modules stop after one sample conversion depends on their



Applicati Page 24 of



Figure 3-8 Single parallel trigger mode

Applicati Page 25 of



#### 3.11.1.2 Applications

Parallel triggering is characterized by the fact that ADCs in co-operating mode can simultaneously sample and convert their respective analog inputs.

For example, single-phase or three-phase instantaneous electrical power is measured and plotted:  $Pn(t) = Un(t) \times In(t)$ . In this case, both voltage and current should be measured, and then the instantaneous power should be calculated as the product of voltage Un(t) and current In(t).

To measure single-phase power, one channel of ADC1 and one channel of ADC2 can be used together, one channel to measure voltage and one channel to measure current, as in Figure 3-9; to measure three-phase power, three channels of ADC1 and three channels of ADC2 can be used together, three channels to measure voltage and three channels to measure current, as in Figure 3-10.



Figure 3-10 Measuring three-phase electrical power

If you only need to measure the instantaneous power at a certain moment, you can use the single parallel trigger mode; if you want to measure continuously, you can use it in combination with a timer, use the timer to trigger this synergistic mode at regular intervals, or combine it with the sequence A continuous scanning mode, or use the cyclic parallel trigger mode, depending on the required scanning frequency and other needs to choose the appropriate solution.

Page 26 of



#### 3.11.2.1 Description

The ADC1 sequence A trigger condition triggers ADC1 and after a set delay triggers ADC2 to start the sample conversion, as shown in Figure 3-11. The ADC1 sequence A trigger condition triggers the ADC modules in co-working mode only once, and whether these ADC modules stop after one sample conversion depends on their sequence A scan mode.

Applicati Page 27 of





Figure 3-11 Single delayed trigger mode

#### 3.11.2.2 Applications

In combination with the Sequence A continuous scan mode, high frequency sampling of the same analog input is possible. For example, if the maximum frequency of the signal to be converted is 2.5 MHz, the sampling rate should be greater than or equal to two times the frequency of the signal (in accordance with Shannon's sampling theorem). Since the maximum sampling rate of an ADC is 2.5MSPS, it does not meet the requirements of the sampling theorem. In this case, the sampling rate can be increased to 5MSPS in this way. the key settings are as follows:

- 1. Setting the ADC clock to 60 MHz;
- 2. ADC1 and ADC2 set the scan mode to Sequence A continuous scan;
- ADC1 and ADC2 configure the same analog input and set the same number of sampling periods ADC\_SSTR = 11;
- 4. Configure the synchronization mode as single delay trigger and set the synchronization delay time ADC\_SYNCCR.SYNCDLY = 12; the resulting working schematic is shown in



Figure 3-12.

Applicati Page 28 of



Figure 3-12 ADC Co-Mode for 5MSPS Sample Rate

As seen in Figure 3-12, the sampling rate is 60 / ADC\_SYNCCR.SYNCDLY = 5MSPS, which meets the application requirements. The user can also configure more different ADC clock frequencies to achieve more sample rates. Put the routine

Applicati Page 29 of



The synergy mode in adc\_13\_adc1\_adc2\_sync is set to single delay trigger mode (see Program Listing 3-3), which enables sampling of the analog input pin ADC12\_IN4 at a sampling rate

of 5MSPS.

/\* Select sync mode depending on your application. \*/

#define SYNC\_MODE SYNC\_SINGLE\_SERIAL

Program Listing 3-3 Configuring Synergy Mode as a Single Delayed Trigger

Cautio

n:

 Do not reduce the sampling time for a higher sampling rate ADC\_SSTR, too short a sampling time may cause the conversion results to have errors outside the design range of the error values.

Recommendation: It is highly recommended to use DMA instead of interrupt to avoid data loss.

#### 3.11.3 Cyclic parallel trigger mode

#### 3.11.3.1 Description

In this mode, the trigger condition of ADC1 sequence A triggers all ADC modules in cooperative mode at the same time. If set to single parallel trigger, then all ADC modules stop converting after one conversion (if the scan mode is a single scan of sequence A); if set to cyclic parallel trigger, after the trigger condition of ADC1 sequence A triggers all ADC modules in co-working mode at the same time, all ADC modules will trigger the conversion again after each specified delay, and so on, until the user The ADC1 module is stopped by the user's active software or the cooperative mode is disabled. The diagram of the cyclic parallel trigger mode is shown in Figure 3-13.





Figure 3-13 Cyclic parallel trigger mode

Applicati Page 31 of



#### 3.11.3.2 Applications

This mode can be used if a certain analog signal needs to be measured continuously, as in the previous application for measuring electrical power.

#### 3.11.4 Cyclic delayed trigger mode

#### 3.11.4.1 Description

After the trigger condition of ADC1 sequence A triggers ADC1, after each set delay, ADC2, ADC1, ADC2 ...... are triggered in a continuous cycle until the ADC1 module is stopped or the cooperative mode is disabled by user-initiated software. The schematic



Figure 3-14 Cyclic delay trigger mode

# 3.11.4.2 Appli

catio

ns

This mode is suitable for some applications that require cyclic alternate sampling of analog inputs and do not require high sampling rates. Here is a brief description of how to calculate the sample rate for cyclic delay trigger mode. Please refer to the user manual section 17.3.8 and section 17.4.16 for the SYNCDLY setting of register ADC\_SYNCCR. Assume the following conditions:

Applicati Page 32 of



- 1. ADC clock of 60 MHz;
- 2. The sample time ADC\_SSTR is set to 11;
- 3. As required by Section 17.3.8 and Section 17.4.16, SYNCDLY can be set to 17, as shown in Figure 3-15.

Applicati Page 33 of



Figure 3-15 Sampling schematic of cyclic delayed trigger mode

where the time N, only at the first trigger, the specific value is determined by the trigger conditions, please refer to the user manual 17.3.8 for details

section. From the above, the sampling rate is: 60 / SYNCDLY = 3.5MSPS.

Applicati Page 34 of



# 4 Routine explanation

## 4.1 Basic Process

The ADC application flow can be simply represented in Figure 4-1.



Figure 4-1 ADC Application Flow Chart

Applicati Page 35 of



# 4.2 Application source code description

Users can write their own ADC applications according to the flowchart in Section 4.1, or they can download the Device Driver Library (DDL) of HC32F460 series MCUs through the website of UW Semiconductors and refer to the ADC routines therein. Here is a brief explanation of the source code of the ADC application with the example program adc\_13\_adc1\_adc2\_sync.

### 4.2.1 Basic application structure

The basic structure of the ADC application routine is shown in Program Listing 4-1.

Program Listing 4-1 Basic Structure of ADC Application Routines

#### Descri

#### ption:

- 1. SystemClockConfig(): configures the new system clock, currently configured to 168 MHz for the application;
- 2. AdcConfig(): all configurations of the ADC, including initialization, channel settings, etc;
- 3. IndicatePinConfig(): The current application uses ADC1 and ADC2 to work in co-working mode to achieve a high frequency sampling of the same analog input pin with a sampling rate of 5MSPS. In the process of implementation, it is necessary to test whether the sampling rate is up to standard, so two pins are configured to output a square wave (the pins will invert the level for each sample conversion completed by the ADC) to detect the sampling rate, PB5 indicates the sampling status of ADC1 and PD8 indicates the sampling status of ADC2;

Applicati Page 36 of



 AOS\_SW\_Trigger(): Co-working mode can only be triggered by ADC1's trigger external trigger pin or internal trigger event, the current application is configured for AOS software trigger.

Applicati Page 37 of



#### 4.2.2 Important source code explanation

The configuration of the ADC in this application is described in detail below. The ADC configuration for the current application includes clock configuration, initialization configuration, channel configuration, trigger source configuration, and synchronization mode configuration, as shown in Listing 4-2.

```
static void AdcConfig(void)
{
    AdcClockConfig();
    AdcInitConfig ();
    AdcChannelConfig();
    AdcTriggerConfig();
    AdcSyncConfig();
    AdcDmaConfig().
}
```

Program Listing 4-2 ADC Configuration

#### Descri

#### ption:

 AdcClockConfig(): Configure the asynchronous clock UPLLR as the ADC clock, i.e. both analog circuit clock and digital interface clock use UPLLR. the current configuration UPLLR is 60MHz, see program listing 4-3.

```
static void AdcClockConfig(void)
  stc_clk_xtal_cfg_t stcXtalCfg;
  stc_clk_upll_cfg_t stcUpllCfg.
  MEM_ZERO_STRUCT(stcXtalCfg);
  MEM_ZERO_STRUCT(stcUpllCfg).
  /* Use XTAL as UPLL source. */
  stcXtalCfg.enFastStartup = Enable;
  stcXtalCfg.enMode = ClkXtalModeOsc;
  stcXtalCfg.enDrv = ClkXtalLowDrv; CLK_
  XtalConfig (&stcXtalCfg);
  CLK_XtalCmd(Enable).
  /* Set UPLL out 240MHz. */
  stcUpllCfg.pllmDiv = 1u.
  /* upll = 8M(XTAL) / pllmDiv * plln */
  stcUpllCfg.plln = 30u.
  stcUpllCfg.PllpDiv = 16u;
  stcUpllCfg.PllqDiv = 16u;
  stcUpllCfg.PllrDiv = 4u;
  CLK_SetPllSource(ClkPllSrcXTAL);
  CLK_UpllConfig (&stcUpllCfg);
  CLK_UpllCmd(Enable).
  CLK_SetPeriClkSource(ClkPeriSrcUpllr).
```

Program Listing 4-3 Configuring the Asynchronous Clock UPLLR as ADC Clock

2. AdcInitConfig(): ADC1 and ADC2 are used in cooperative mode, this initialization configuration program initializes both ADC1 and ADC2, see program listing 4-4 for

Applicati Page 38 of



#### details.

```
static void AdcInitConfig (void)
{
    stc_adc_init_t stcAdcInit.

MEM_ZERO_STRUCT(stcAdcInit).
```

Applicati Page 39 of



```
/* ADC1 and ADC2 use the same configuration in sync mode. */
stcAdcInit.enResolution = AdcResolution_12Bit.
stcAdcInit.enDataAlign = AdcDataAlign_Right;
stcAdcInit.enAutoClear = AdcCIren_Disable;
stcAdcInit.enScanMode = SA_SCAN_MODE.

/* 1. Enable ADC1. */
ENABLE_ADC1().
/* 2. Initialize ADC1. */
ADC_Init(M4_ADC1, &stcAdcInit).

/* 1. Enable ADC2. */
ENABLE_ADC2().
/* 2. Initialize ADC2. */
ADC_Init(M4_ADC2, &stcAdcInit).

}
```

Program Listing 4-4 ADC1 and ADC2 Initialization

3. AdcChannelConfig(): ADC channel configuration, including analog input pin mode setting (set to analog input mode), ADC channel addition, channel sampling time setting, belonging sequence setting, etc. Currently, ADC1 and ADC2 are set to the same external input pin ADC12\_IN4, the corresponding ADC1 channel is ADC1\_CH4, ADC2 channel is ADC2\_CH0; the sampling time is 11 cycles; the co-mode only supports sequence A, so the scan sequence of both ADCs is configured as sequence A. See program list 4-5 for details.

```
static void AdcChannelConfig(void)
  stc_adc_ch_cfg_t stcChCfg.
 uint8_t au8Adc1SaSampTime[ADC1_SA_CHANNEL_COUNT] =
 ADC1 SA CHANNEL SAMPLE TIME.
 uint8_t au8Adc2SaSampTime[ADC2_SA_CHANNEL_COUNT] =
 ADC2_SA_CHANNEL_SAMPLE_TIME.
  MEM_ZERO_STRUCT(stcChCfg).
  stcChCfg.u32Channel = ADC1 SA CHANNEL;
  stcChCfg.u8Sequence = AdcSequence_A;
  stcChCfg.pu8SampTime = au8Adc1SaSampTime.
  /* 1. Set the ADC pin to analog mode. */
  AdcSetChannelPinMode(M4_ADC1, ADC1_CHANNEL, Pin_Mode_Ana).
  /* 2. Add ADC channel. */
  ADC_AddAdcChannel (M4_ADC1, &stcChCfg).
  stcChCfg.u32Channel = ADC2_SA_CHANNEL;
  stcChCfg.pu8SampTime = au8Adc2SaSampTime.
  /* 1. Set the ADC pin to analog mode. */
  /* Not need any more. ADC2 selects the same anal og input with ADC1.
 //AdcSetChannelPinMode(M4_ADC2, ADC2_CHAN NEL, Pin_Mode_Ana).
  /* 2. Add ADC channel. */
  ADC_AddAdcChannel (M4_ADC2, &stcChCfg).
```

Program Listing 4-5 ADC Channel Configuration

4. AdcTriggerConfig(): ADC trigger source setting. The co-mode can only be triggered by ADC1 trigger condition, currently configured as AOS software trigger, as shown in

Applicati Page 40 of



program listing 4-6.

Applicati Page 41 of



```
static void AdcTriggerConfig(void)

{
    stc_adc_trg_cfg_t stcTrgCfg.

    MEM_ZERO_STRUCT(stcTrgCfg).

    /*
    * If select an event(@ref en_event_src_t) to trigger ADC.
    * AOS must be enabled first.
    */
    ENABLE_AOS().

/* Select EVT_AOS_STR G as ADC1 sequence A trigger source. */
    stcTrgCfg.u8Sequence = AdcSequence_A.
    stcTrgCfg.enTrgSel = AdcTrgsel_TRGX0;
    stcTrgCfg.enInTrg0 = ADC_SYNC_TRG_EVENT.

ADC_ConfigTriggerSrc(M4_ADC1, &stcTrgCfg);
    ADC_TriggerSrcCmd(M4_ADC1, AdcSequence_A, Enable).
}
```

Program Listing 4-6 ADC Trigger Source Setting

AdcSyncConfig(): ADC synergy mode configuration, mainly configuring the specific working mode of synergy mode and the delayed trigger of

Time. Currently, the synergy mode works as a single delayed trigger, and the delayed trigger time is set to 12 cycles, see program list 4-7.

```
static void AdcSyncConfig(void)
{
    stc_adc_sync_cfg_t stcSync.

    MEM_ZERO_STRUCT(stcSync).
    stcSync.enMode = (en_adc_sync_mode_t)SYNC_MODE;
    stcSync.u8TrgDelay = ADC_SYNC_DELAY_TIME;
    ADC_ConfigSync(&stcSync).
    ADC_SyncCmd(Enable).
}
```

Program Listing 4-7 ADC Co-Mode Configuration

Applicati Page 42 of



# 4.2.3 Program execution phenomenon

Compile the project adc\_13\_adc1\_adc2\_sync, download it to the target board and run it at full speed. Connect the oscilloscope probe to the PB5 and PD8 pins, and you can observe the waveform diagram shown in F i g u r e 4-2.



Figure 4-2 Execution of synergy mode to achieve 5MSPS sampling rate

Since the indicator pin reverses the level at every sample conversion completed by the ADC, the graph shows that the sampling frequency of both ADC1 and ADC2 is 2.5MSPS, so the total sampling frequency is 5MSPS.

Applicati Page 43 of



# 5 Summary

This application note briefly introduces various functions of HC32F460 series ADC modules and possible application scenarios, and gives the basic flow of ADC module application, and also provides a method to test high frequency sampling rate, in the actual development, users can configure and apply ADC modules according to the specific application scenarios as needed.

Applicati Page 44 of



# 6 Version Information & Contact

| Date      | Versions | Modify records  |  |  |
|-----------|----------|-----------------|--|--|
| 2019/3/15 | Rev1.0   | Initial Release |  |  |
|           |          |                 |  |  |
|           |          |                 |  |  |



If you have any comments or suggestions in the process of purchase and use, please feel free to contact us.

Email: mcu@hdsc.com.cn

Website: http://www.hdsc.com.cn/mcu.htm

Address: 39, Lane 572, Bibo Road, Zhangjiang Hi-

Tech Park, Shanghai, 201203, P.R. China



Applicati AN0100002C